# Design of CMOS UWB Noise Amplifier with Noise Canceling Technology # Ya Gao<sup>1</sup>, Ningzhang Wang<sup>1</sup>, Yan Zhao<sup>2</sup> <sup>1</sup>Academy of Computer and Electronics & Information, Guangxi University, Nanning 53004, China <sup>2</sup>Beijing Research Institute of Telemetry, Beijing, 100076, China saraggccxx@126.com, zhaoyan0618@126.com Abstract - A TSMC 0.18 µm RF CMOS low-noise amplifier (LNA) for 3 GHz–5GHz ultra-wideband (UWB) applications is presented. The designed LNA employs single-ended to differential conversion and is successfully implemented using the noise-canceling technique. This paper introduces common-gate stage performance and noise figure(NF)optimization. Simulation results show that the proposed circuit network achieves a voltage gain of 17.34dB-19.6dB and noise figure of 2.02dB-2.67dB over the band of interest, consuming 12.5mW from a 1.8V power supply voltage. Index Terms - CMOS, UWB, low-noise amplifiers #### 1. Introduction As a new technology of high speed wireless short distancecommunication, ultra-wideband technology has been widely investigatedbecause of the advantages of low powerco nsumption, high rate, and anti-interference-ability. This paper proposes a CMOS Ultra-wideband low noise amplifier with noise canceling technology over 3GHz-5GHz. Some excellent wideband input impedance matching solutions are proposed in[1]:1) The distributed amplifier. It achieves good wideband matching, but occupied area make it difficult to meet the requirements of the UWB LNA; 2) The resistive shunt feedback amplifier. It provides wideband input matching by local feedback, but it consumes large power dissipation; 3) The bandpass filter. Wideband input matching, low noise, flat gain and low power consumption are provided easily. However, requirements of a lot of high-Q inductors at the input is difficult to be realized in a small area; 4)The common gate(CS) stage[5]. It gains good impedance matching due to the inherently transconductance of CMOS, while causing high NF problems. In this paper, the performance of noise is optimized using TSMC 0.18 µm technology based on a single-end to differential balun circuit structure. The simulated noise figure of the proposed circuit is less than 2.7dB and gain is greater than 17dB over 3GHz-5GHz band. # 2. Input Impedance-Matching Design Fig.1. Common Gate M1 Small Signal Equivalent Circuit Diagram Input matching circuit of the UWB LNA is composed of common gate transistor (CG) M1, L1, C1, as shown in figure 1, where $C_{gs}$ is the gate source capacitance, $C_d$ is the drain capacitance. The main noise contribution of CMOS amplifier is channel noise, given as $$F = 1 + \frac{\gamma}{\alpha} + \frac{4R_{\rm S}}{R_{\rm I}} \,. \tag{1}$$ where $R_L$ is the load resistance of the CG transistor, $R_S$ is the source impedance. Assuming $\gamma/\alpha=1.33$ , the noise figure NF is about 4 dB. In order to optimize system noise figure, we design a novel structure of the UWB LNA using the noise cancelling technology in this paper. The input impedance of the UWB LNA is given as [5]: $$Z_{in} \approx \frac{1}{g_m}$$ (2) Matching input impedance to $50\Omega$ , the transconductance of the CG transistor can be obtained as $g_m = 20mS$ . #### 3. Noise-cancelling Technology The principle of noise canceling technology is described below. As shown in figure 2, the signal current $i_m$ flowing Fig. 2. Theory of a CG-Stage through the load resistance has to be equal to the signal current flowing at the input $i_{R1}$ , that is, $i_{in} = i_{R1}$ . The current can be expressed as the ratio of the input voltage and input impedance[2]: $$i_{in} = \frac{V_{in}}{R_{in, CG}} = \frac{V_{in}}{R_{s}}.$$ (3) where, input impedance of the CG stage matches source impedance $R_{in, CG} = R_S = 50\Omega$ . $$i_{R1} = \frac{V_{out, CG}}{R_1} = \frac{A_{CG}V_{in}}{R_1}$$ (4) $V_{out, CG}$ is the output voltage of the M1 ,whose gain $A_{CG}$ is written as $A_{CG} = \frac{V_{out, CG}}{V_{in}}$ , and incorporating (3), (4), we have $$A_{CG} = \frac{R_1}{R_s} \,. \tag{5}$$ ## 3.1 Balun-LNA Topology Three different designs of the Balun circuit are analyzed, as follows: - 1) The designed transconductance of the CS and the CG transistors is equal, $g_{m(CS)} = g_{m(CG)}$ . - 2) The designed transconductance of the CS stage is to be about times higher than the CG transconductance, $g_{m(CS)} = ng_{m(CG)}$ . - 3) The designed transconductance of the CS stage is to be about times higher than transconductance of the CG stage, $g_{m(CS)} = ng_{m(CG)}$ . In order to achieve a smaller noise figure, the width of the CS is set as 4 times as large as the CG for better choices. The transconductance of the common gate is $g_m$ . According to the selection of the width, the transconductance of the CS is $4g_m$ . The amplification factor of common-gate can be expressed as: $A_{CG} = g_m R_1$ . To create circuit balance, it can be expressed as: $$A_{CG} = -A_{CS} = 4g_m \cdot R_1 / 4. \tag{6}$$ According to (6), $R_1$ is setting 1200 $\Omega$ and $R_2$ is 300 $\Omega$ . The output voltage $V_{out, diff}$ of the differential circuit is expressed as follows: $$V_{out, diff} = A_{CG} - A_{CS} = 2A_{CG}$$ . (7) According to equation (7), the signal is strengthened through the differential circuit output. As shown in figure 3 and TABLE I, when the signal is amplified in phase through the M1, the signal at node X has the same phase with Y node. When the signal is amplified in anti-phase through the M3, the signal at node X has the opposite phase with Z node. Since the Y node and Z node has the same amplification factor in opposite phase, therefore the signal are enhanced through the differential output side. As shown in figure 3 to TABLE I, the phase of current noise at node X is opposite to node Y, and X node is opposite to Z node, , the current noise signal at node Y and at node Z are in same phase. The common mode noise of two signals with the same amplitude can be eliminated through the differential circuit. Fig.3. Circuit of Single-ended to Differential Conversion TABLE I UWB LNA Phase Analysis | | Signal | Noise | | |--------|-------------------------|-------|--| | X node | $\overline{\mathbf{A}}$ | Am | | | Y node | | Amer | | | Z node | $\bigvee$ | Am | | #### 4. Simulated Result Analysis As shown in figure 4, whole circuit of the UWB LNA using a noise cancellation technology. Figure 5 to 8 show Simulated S parameters and NF. From Fig.5-Fig.6, input reflection coefficient S11 is below -10 dB, and output reflection coefficient S22 is less than -11 dB. It can be seen that good performance of input matching and output matching. The reverse isolation S12 is less than -60 dB over the entire frequency, which indicates that reverse isolation of the circuit is better. From the Fig.7, the circuit gain S21 larger than 17 dB in the frequency range of 3GHz -5GHz is obtained. The quality factor Q is greater than 8 all over the whole frequency range. L1 and C1 are resonated at low frequency point, effectively improving the input matching characteristics and low-frequency gain. From the Fig.8, The noise figure is below 2.7 dB and the minimum NF of 1.88 dB occurs at 3GHz and 2.3dB occurs at 5GHz. It is shown that the frequency is higher, noise figure is worse, because characteristic of the CS transistor causes deterioration of noise. The UWB LNA consumes 12.5mW with a 1.8V supply voltage. Table I summarizes the performance of the proposed UWB LNA and makes a comparison of the circuit with the simulation result of the recently published LNAs. The designed circuit using the noise canceling technology has a better simulation results in the gain, noise figure, insertion loss and power compared with some previous published works. Fig.4. Whole Circuit of the UWB LNA Using a Noise Cancellation Technology Fig. 5. Simulated S-parameters, S11 Fig. 6. Simulated S-parameters, S22 Fig. 7. Simulated S-parameters, S21 Fig. 8. Simulated NF and NFmin of the Complete LNA #### 5. Conclusions In this paper, we design an ultra-wideband low-noise amplifier with differential output circuit based on the noise cancellation technology. Based on 0.18 µm CMOS technology, the simulation is performed over 3GHz-5GHz bandwidth. The result shows that the voltage gain reaches 17.3dB - 19.5dB, noise figure is less than 2.7dB, and the circuit consumes 12.5mW under a 1.8V supply voltage. Compared with the related work, the design of low-noise amplifier achieves a better result. Table II Comparison of the Proposed UWB LNA with Other Reported Wideband LNA | | This work | Ref. [1] | Ref. [2] | Ref. [5] | Ref. [6] | |---------------------|-----------|----------|----------|----------|----------| | S11/dB | <-11 | <-10 | <-10 | <-11 | <-10 | | S21/dB | >17 | 18 | 13-15.6 | 9.7 | 18-19.6 | | NF/dB | <2.7 | 4.5-5.5 | <3.5 | 4.5-5.1 | <5 | | Power/mW | 12.5 | 16 | 21 | 20 | 16.2 | | Supply<br>Voltage/V | 1.8 | 1.2 | 1.2 | 1.8 | 1.2 | | BW/GHz | 3-5 | 0.5-7 | 0.2-5.2 | 1.2-11.9 | 2.7-4.5 | ### References - [1] Stephan C. Blaakmeer, Eric A. M. Klumperink, Domine M. W. Leenaerts, and Bram Nauta," The BLIXER, a Wideband Balun-LNA-I/Q-Mixer Topology" in IEEE JSSC, 2008, 43(12): 2706–2714 - [2] Stephan C. Blaakmeer, Eric A. M. Klumperink, Domine M. W. Leenaerts, and Bram Nauta," Wideband Balun-LNA With Simultaneous Output Balancing, Noise-Canceling and Distortion-Canceling" in IEEE JSSC, 2008, 43(6): 341-1350. - [3] Bmccoleri F, "Wideband CMOS Low Noise Amplifier Exploiting Thermal Noise Canceling". IEEE JSSC, 2004, 39(2): 275-282. - [4] S. C. Blaakmeer, E. A. M. Klumperink, D. M. W. Leenaerts, and B.Nauta, "An inductorless wideband balun-LNA in 65 nm CMOS with balanced output," in Proc. 33rd Eur. Solid-State Circuits Conf. (ESSCIRC2007), Munich, Germany, Sep. 2007, pp. 364–367 - [5] Chih-Fan Liao, Shen-Iuan Liu, "A Broadband Noise-Canceling CMOS LNA for 3.1-10.6GHz UWB Receivers," in IEEE JSSC, 2007, 42(2): 329-339. - [6] S. C. Blaakmeer, E. A. M. Klumperink, D. M. W. Leenaerts, and B. Nauta, "A wideband noise-canceling CMOS LNA exploiting a transformer," in 2006 IEEE RFIC Symp. Dig. Papers, Jun. 2006, pp. 137–140.